deploy: ebd4cc0010
This commit is contained in:
30
node_modules/shiki/samples/verilog.sample
generated
vendored
30
node_modules/shiki/samples/verilog.sample
generated
vendored
@@ -1,30 +0,0 @@
|
||||
// File : tb_top.sv
|
||||
module tb_top ();
|
||||
|
||||
reg clk;
|
||||
reg resetn;
|
||||
reg d;
|
||||
wire q;
|
||||
|
||||
// Instantiate the design
|
||||
d_ff d_ff0 ( .clk (clk),
|
||||
.resetn (resetn),
|
||||
.d (d),
|
||||
.q (q));
|
||||
|
||||
// Create a clock
|
||||
always #10 clk <= ~clk;
|
||||
|
||||
initial begin
|
||||
resetn <= 0;
|
||||
d <= 0;
|
||||
|
||||
#10 resetn <= 1;
|
||||
#5 d <= 1;
|
||||
#8 d <= 0;
|
||||
#2 d <= 1;
|
||||
#10 d <= 0;
|
||||
end
|
||||
endmodule
|
||||
|
||||
// From https://www.chipverify.com/tutorials/systemverilog
|
||||
Reference in New Issue
Block a user