deploy: ebd4cc0010
This commit is contained in:
43
node_modules/shiki/samples/vhdl.sample
generated
vendored
43
node_modules/shiki/samples/vhdl.sample
generated
vendored
@@ -1,43 +0,0 @@
|
||||
-- dual_port_RAM_visualTest.vhd
|
||||
|
||||
-- created by : Meher Krishna Patel
|
||||
-- date : 26-Dec-16
|
||||
|
||||
-- Functionality:
|
||||
-- store and retrieve data from dual port RAM
|
||||
|
||||
-- ports:
|
||||
-- Write Enable (we) : SW[16]
|
||||
-- Address (addr_wr) : SW[15-14]
|
||||
-- Address (addr_rd) : SW[13-12]
|
||||
-- din : SW[2:0]
|
||||
-- dout : LEDR
|
||||
|
||||
use ieee.numeric_std.all;library ieee;
|
||||
use ieee.std_logic_1164.all;
|
||||
use ieee.numeric_std.all;
|
||||
|
||||
entity dual_port_RAM_visualTest is
|
||||
generic (
|
||||
ADDR_WIDTH : integer := 2;
|
||||
DATA_WIDTH : integer := 3
|
||||
);
|
||||
|
||||
port(
|
||||
CLOCK_50: in std_logic;
|
||||
SW : in std_logic_vector(16 downto 0);
|
||||
LEDR : out std_logic_vector(DATA_WIDTH-1 downto 0)
|
||||
);
|
||||
end dual_port_RAM_visualTest;
|
||||
|
||||
architecture arch of dual_port_RAM_visualTest is
|
||||
begin
|
||||
dual_port_RAM_test: entity work.dual_port_RAM
|
||||
port map (clk=>CLOCK_50, we=>SW(16),
|
||||
addr_wr => SW(15 downto 14),
|
||||
addr_rd => SW(13 downto 12),
|
||||
din => SW(2 downto 0),
|
||||
dout =>LEDR);
|
||||
end arch;
|
||||
|
||||
-- From https://vhdlguide.readthedocs.io/en/latest/vhdl/dex.html
|
||||
Reference in New Issue
Block a user